Part Number Hot Search : 
AS5045 W005M 55N03 AOU412 20100 ADF4118 B1423N LC821
Product Description
Full Text Search
 

To Download HYB5118165BST-60 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 1M x 16-Bit Dynamic RAM 1k Refresh (Hyper Page Mode-EDO)
Advanced Information * 1 048 576 words by 16-bit organization * 0 to 70 C operating temperature * Hyper Page Mode-EDO-operation * Performance: -50 -60 60 15 30
HYB 5118165BSJ/BST-50/-60 HYB 3118165BSJ/BST-50/-60
tRAC RAS access time tCAC CAS access time tAA tRC
Access time from address Read/Write cycle time
50 13 25 84 20
ns ns ns ns ns
104 25
tHPC Hyper page mode (EDO) cycle time
* Power Dissipation, Refresh & Addressing: HYB5118165 -50 Power Supply Addressing Refresh Active TTL Standby CMOS Standby 715 11 5.5 10/10 632 -60 5 V 10 %
HYB3118165 -50 10/10 468 7.2 3.6 414 mW mW mW -60 3.3 V 0.3 V
1024 cycles / 16 ms
* Read, write, read-modify-write, CAS-before-RAS refresh, RAS-only refresh and hidden refresh * All inputs, outputs and clocks fully TTL (5 V versions) and LV-TTL (3.3 V version)-compatible * Plastic Package: P-SOJ-42-1 400 mil P-TSOPII-50/44-1 400 mil
Semiconductor Group
1
1998-10-01
HYB 5118165BSJ/BST-50/-60 HYB 3118165BSJ/BST-50/-60 1M x 16 EDO-DRAM
The HYB 5(3)118165 are 16 MBit dynamic RAMs based on die revisions "G" & "F" and organized as 1 048 576 words by 16-bits. The HYB 5(3)118165 utilizes a submicron CMOS silicon gate process technology, as well as advanced circuit techniques to provide wide operating margins, both internally and for the system user. Multiplexed address inputs permit the HYB 5(3)18165 to be packaged in a standard SOJ-42 and TSOPII-50/44 plastic package with 400 mil width. These packages provide high system bit densities and are compatible with commonly used automatic testing and insertion equipment. Ordering Information Type HYB 5118165BSJ-50 HYB 5118165BSJ-60 HYB 3118165BSJ-50 HYB 3118165BSJ-60 Ordering Code Package Q67100-Q1107 Q67100-Q1108 on request on request P-SOJ-42-1 400 mil P-SOJ-42-1 400 mil P-SOJ-42-1 400 mil P-SOJ-42-1 400 mil P-TSOPII-50/44-1 400 mil P-TSOPII-50/44-1 400 mil P-TSOPII-50/44-1 400 mil P-TSOPII-50/44-1 400 mil Descriptions 5V 5V 50 ns EDO-DRAM 60 ns EDO-DRAM
3.3 V 50 ns EDO-DRAM 3.3 V 60 ns EDO-DRAM 5V 5V 50 ns EDO-DRAM 60 ns EDO-DRAM
HYB 5118165BST-50 on request HYB 5118165BST-60 on request HYB 3118165BST-50 on request HYB 3118165BST-60 on request
3.3 V 50 ns EDO-DRAM 3.3 V 60 ns EDO-DRAM
Semiconductor Group
2
1998-10-01
HYB 5118165BSJ/BST-50/-60 HYB 3118165BSJ/BST-50/-60 1M x 16 EDO-DRAM
Pin Names and Configuration HYB 5(3)118165 Row Address Inputs Column Address Inputs Row Address Strobe Upper Column Address Strobe Lower Column Address Strobe Output Enable Data Input/Output Read/Write Input Power Supply Ground (0 V) Not Connected A0 - A9 A0 - A9 RAS UCAS LCAS OE I/O1 - I/O16 WE
VCC VSS
N.C.
P-SOJ-42-1 (400 mil)
V CC I/O1 I/O2 I/O3 I/O4 V CC I/O5 I/O6 I/O7 I/O8 N.C. N.C. WE RAS N.C. N.C. A0 A1 A2 A3 V CC
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 42 V SS 41 I/O16 40 I/O15 39 I/O14 38 I/O13 37 V SS 36 I/O12 35 I/O11 34 I/O10 33 I/O9 32 N.C. 31 LCAS 30 UCAS 29 OE 28 A9 27 A8 26 A7 25 A6 24 A5 23 A4 22 V SS
SPP02812
P-TSOPII-50/44-1 (400 mil)
VCC I/O1 I/O2 I/O3 I/O4 VCC I/O5 I/O6 I/O7 I/O8 N.C.
1 2 3 4 5 6 7 8 9 10 11 50 49 48 47 46 45 44 43 42 41 40
VSS I/O16 I/O15 I/O14 I/O13 VSS I/O12 I/O11 I/O10 I/O9 N.C.
N.C. N.C. WE RAS A11 / N.C. A10 / N.C. A0 A1 A2 A3 VCC
15 16 17 18 19 20 21 22 23 24 25
36 35 34 33 32 31 30 29 28 27 26
SPP03457
N.C. LCAS UCAS OE A9 A8 A7 A6 A5 A4 VSS
Semiconductor Group
3
1998-10-01
HYB 5118165BSJ/BST-50/-60 HYB 3118165BSJ/BST-50/-60 1M x 16 EDO-DRAM
I/O1 I/O2 . . . I/O16 ...
Data In Buffer WE UCAS LCAS & 16
Data Out Buffer 16
OE
No.2 Clock Generator
10 A0 A1 A2 A3 A4 A5 A6 A7 A8 A9 10
Column Address Buffers (10)
10
Column Decoder
Refresh Controller
Sense Amplifier I/O Gating 1024 x 16
16
Refresh Counter (10) 10 Row Address Buffers (10) 10 Row Decoder . . . 1024 . . .
Memory Array 1024 x 1024 x 16
. . .
. . .
RAS
No.1 Clock Generator Voltage Down Generator
V CC V CC (internal)
SPB02826
Block Diagram for HYB 5118165BSJ
Semiconductor Group
4
1998-10-01
HYB 5118165BSJ/BST-50/-60 HYB 3118165BSJ/BST-50/-60 1M x 16 EDO-DRAM
Absolute Maximum Ratings Operating temperature range ........................................................................................... 0 to 70 C Storage temperature range........................................................................................ - 55 to 150 C Input/output voltage (5 V versions) .................................................... - 0.5 to min (VCC + 0.5, 7.0) V Input/output voltage (3.3 V versions) ................................................. - 0.5 to min (VCC + 0.5, 4.6) V Power supply voltage (5 V versions) ....................................................................... - 1.0 V to 7.0 V Power supply voltage (3.3 V versions) .................................................................... - 1.0 V to 4.6 V Power dissipation (5 V versions) ............................................................................................. 1.0 W Power dissipation (3.3 V versions) .......................................................................................... 0.5 W Data out current (short circuit) ................................................................................................ 50 mA
Note: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage of the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
DC Characteristics TA = 0 to 70 C, VSS = 0 V, tT = 2 ns Parameter 5 V Versions Power supply voltage Input high voltage Input low voltage Output high voltage (IOUT = - 5 mA) Output low voltage (IOUT = 4.2 mA) 3.3 V Versions Power supply voltage Input high voltage Input low voltage TTL Output high voltage (IOUT = - 2 mA) TTL Output low voltage (IOUT = 2 mA) CMOS Output high voltage (IOUT = - 100 A) CMOS Output low voltage (IOUT = 100 A) Symbol Limit Values min. max. 5.5 0.8 - 0.4 3.6 0.8 - 0.4 0.2 Unit Test Condition
VCC VIH VIL VOH VOL VCC VIH VIL VOH VOL VOH VOL
4.5 2.4 - 0.5 2.4 - 3.0 2.0 - 0.5 2.4 - -
V
1 1 1 1
VCC + 0.5 V
V V V V
VCC + 0.5 V
V V V V V
1 1 1 1
VCC - 0.2 -
Semiconductor Group
5
1998-10-01
HYB 5118165BSJ/BST-50/-60 HYB 3118165BSJ/BST-50/-60 1M x 16 EDO-DRAM
DC Characteristics (cont'd) TA = 0 to 70 C, VSS = 0 V, tT = 2 ns Parameter Common Parameters Input leakage current (0 V VIH VCC + 0.3 V, all other pins = 0 V) Output leakage current (DO is disabled, 0 V VOUT VCC + 0.3 V) Average VCC supply current -50 ns version -60 ns version (RAS, CAS, address cycling: tRC = tRC MIN.) Standby VCC supply current (RAS = CAS = VIH) Average VCC supply current, during RAS-only refresh cycles -50 ns version -60 ns version (RAS cycling, CAS = VIH, tRC = tRC MIN.) Symbol Limit Values Unit Notes min. max. 10 10 A A
1
II(L) IO(L) ICC1
- 10 - 10
1
- -
130 115 2 130 115
mA mA mA mA mA
2, 3, 4 2, 3, 4
ICC2 ICC3
- - -
-
2, 4 2, 4
Average VCC supply current, during hyper page mode ICC4 (EDO) -50 ns version -60 ns version (RAS = VIL, CAS, address cycling: tPC = tPC MIN.) Standby VCC supply current (RAS = CAS = VCC - 0.2 V) Average VCC supply current, during CAS-before-RAS refresh mode -50 ns version -60 ns version (RAS, CAS cycling: tRC = tRC MIN.)
- - -
50 40 1
mA mA mA
2, 3, 4 2, 3, 4
ICC5 ICC6
1
- -
130 115
mA mA
2, 4 2, 4
Semiconductor Group
6
1998-10-01
HYB 5118165BSJ/BST-50/-60 HYB 3118165BSJ/BST-50/-60 1M x 16 EDO-DRAM
Capacitance TA = 0 to 70 C, f = 1 MHz Parameter Input capacitance (A0 to A11) Input capacitance (RAS, UCAS, LCAS, WE, OE) I/O capacitance (I/O1 - I/O16) Symbol Limit Values min. max. 5 7 7 pF pF pF - - - Unit
CI1 CI2 CIO
AC Characteristics 5, 6 TA = 0 to 70 C, VCC = 5 V 10 % / VCC = 3.3 V 0.3 V, tT = 2 ns Parameter Symbol Limit Values -50 -60 min. max. min. max. Common Parameters Random read or write cycle time RAS precharge time RAS pulse width CAS pulse width Row address setup time Row address hold time Column address setup time Column address hold time RAS to CAS delay time RAS to column address delay RAS hold time CAS hold time CAS to RAS precharge time Transition time (rise and fall) Refresh period for 1k-refresh version Read Cycle Access time from RAS Access time from CAS Access time from column address OE access time Unit Note
tRC tRP tRAS tCAS tASR tRAH tASC tCAH tRCD tRAD tRSH tCSH tCRP tT tREF
84 30 50 8 0 8 0 8 12 10 13 40 5 1 -
- - 10k 10k - - - - 37 25 - - - 50 16
104 40 60 10 0 10 0 10 14 12 15 50 5 1 -
- - 10k 10k - - - - 45 30 - - - 50 16
ns ns ns ns ns ns ns ns ns ns ns ns ns ns ms
7
tRAC tCAC tAA tOEA
7
- - - -
50 13 25 13
- - - -
60 15 30 15
ns ns ns ns
8, 9 8, 9 8, 10
Semiconductor Group
1998-10-01
HYB 5118165BSJ/BST-50/-60 HYB 3118165BSJ/BST-50/-60 1M x 16 EDO-DRAM
AC Characteristics (cont'd) 5, 6 TA = 0 to 70 C, VCC = 5 V 10 % / VCC = 3.3 V 0.3 V, tT = 2 ns Parameter Symbol Limit Values -50 Column address to RAS lead time Read command setup time Read command hold time CAS to output in low-Z Output buffer turn-off delay Output turn-off delay from OE Data to CAS low delay Data to OE low delay CAS high to data delay OE high to data delay Write Cycle Write command hold time Write command pulse width Write command setup time Write command to RAS lead time Write command to CAS lead time Data setup time Data hold time Read-Modify-Write Cycle Read-write cycle time RAS to WE delay time CAS to WE delay time Column address to WE delay time OE command hold time Hyper Page Mode (EDO) Cycle Hyper page mode (EDO) cycle time CAS precharge time -60 30 0 0 0 0 0 0 0 0 13 13 - - - - - 15 15 - - - - ns ns ns ns ns ns ns ns ns ns ns
11 11 8 12 12 13 13 14 14
Unit
Note
min. max. min. max.
tRAL tRCS tRCH tCLZ tOFF tOEZ tDZC tDZO tCDD tODD
25 0 0 0 0 0 0 0 0 10 10
- - - - - 13 13 - - - -
Read command hold time referenced to RAS tRRH
tWCH tWP tWCS tRWL tCWL tDS tDH
8 8 0 8 8 0 8
- - - - - - -
10 10 0 10 10 0 10
- - - - - - -
ns ns ns ns ns ns ns
16 16 15
tRWC tRWD tCWD tAWD tOEH
113 64 27 39 10
- - - - -
138 77 32 47 13
- - - - -
ns ns ns ns ns
15 15 15
tHPC tCP
20 8
- -
25 10
- -
ns ns
Semiconductor Group
8
1998-10-01
HYB 5118165BSJ/BST-50/-60 HYB 3118165BSJ/BST-50/-60 1M x 16 EDO-DRAM
AC Characteristics (cont'd) 5, 6 TA = 0 to 70 C, VCC = 5 V 10 % / VCC = 3.3 V 0.3 V, tT = 2 ns Parameter Symbol Limit Values -50 Access time from CAS precharge Output data hold time RAS pulse width in EDO mode CAS precharge to RAS delay OE setup time prior to CAS -60 - 5 32 5 32 - - - ns ns ns 5 -
7
Unit
Note
min. max. min. max.
tCPA tCOH tRAS tRHCP tOES
- 5 50 27 5
27 - - -
200k 60
200k ns
Hyper Page Mode (EDO) Read-Modify-Write Cycle Hyper page mode (EDO) read-write cycle time tPRWC CAS precharge to WE CAS-before-RAS Refresh Cycle CAS setup time CAS hold time RAS to CAS precharge time Write to RAS precharge time Write hold time referenced to RAS CAS-before-RAS Counter Test Cycle CAS precharge time (CAS-before-RAS counter test cycle) 58 41 - - 68 49 - - ns ns
tCPWD
tCSR tCHR tRPC tWRP tWRH
10 10 5 10 10
- - - - -
10 10 5 10 10
- - - - -
ns ns ns ns ns
tCPT
35
-
40
-
ns
Semiconductor Group
9
1998-10-01
HYB 5118165BSJ/BST-50/-60 HYB 3118165BSJ/BST-50/-60 1M x 16 EDO-DRAM
Notes All voltages are referenced to VSS. ICC1, ICC3, ICC4 and ICC6 depend on cycle rate. ICC1 and ICC4 depend on output loading. Specified values are obtained with the output open. Address can be changed once or less while RAS = VIL. In case of ICC4 it can be changed once or less during a hyper page mode (EDO) cycle 5. An initial pause of 200 s is required after power-up followed by 8 RAS cycles of which at least one cycle has to be a refresh cycle, before proper device operation is achieved. In case of using the internal refresh counter, a minimum of 8 CAS-before-RAS initialization cycles instead of 8 RAS cycles are required. 6. AC measurements assume tT = 2 ns. 7. VIH (MIN.) and VIL (MAX.) are reference levels for measuring timing of input signals. Transition times are also measured between VIH and VIL. 8. Measured with the specified current load and 100 pF at VOL = 0.8 V and VOH = 2.0 V. Access time is determined by the latter of tRAC, tCAC, tAA, tCPA, tOEA. tCAC is measured from tristate. 9. Operation within the tRCD (MAX.) limit ensures that tRAC (MAX.) can be met. tRCD (MAX.) is specified as a reference point only. If tRCD is greater than the specified tRCD (MAX.) limit, then access time is controlled by tCAC. 10.Operation within the tRAD (MAX.) limit ensures that tRAC (MAX.) can be met. tRAD (MAX.) is specified as a reference point only. If tRAD is greater than the specified tRAD (MAX.) limit, then access time is controlled by tAA. 11.Either tRCH or tRRH must be satisfied for a read cycle. 12.tOFF (MAX.), tOEZ (MAX.) define the time at which the output achieves the open-circuit conditions and are not referenced to output voltage levels. tOFF is referenced from the rising edge of RAS or CAS, whichever occurs last. 13.Either tDZC or tDZO must be satisfied. 14.Either tCDD or tODD must be satisfied. 15.tWCS, tRWD, tCWD and tAWD are not restrictive operating parameters. They are included in the data sheet as electrical characteristics only. If tWCS > tWCS (MIN.), the cycle is an early write cycle and data out pin will remain open-circuit (high impedance) through the entire cycle; if tRWD > tRWD (MIN.), tCWD > tCWD (MIN.) and tAWD > tAWD (MIN.), the cycle is a read-write cycle and I/O will contain data read from the selected cells. If neither of the above sets of conditions is satisfied, the condition of I/O (at access time) is indeterminate. 16.These parameters are referenced to the CAS leading edge in early write cycles and to the WE leading edge in read-write cycles. 1. 2. 3. 4.
Semiconductor Group
10
1998-10-01
HYB 5118165BSJ/BST-50/-60 HYB 3118165BSJ/BST-50/-60 1M x 16 EDO-DRAM
t RC t RAS VIH
RAS
t RP
VIL t CSH t RCD
UCAS LCAS
VIH VIL t RAD t ASR VIH t ASC t CAH
t RSH t CAS t RAL
t CRP
t ASR
Column Row
Address
Row
VIL
t RAH t RCS t RRH t AA t OEA
t RCH
VIH
WE
VIL VIH
OE
VIL
t DZC t DZO t ODD
t CDD
I/O (Inputs)
VIH VIL t CAC t CLZ t OEZ
Valid Data OUT Hi Z
t OFF
VOH I/O (Outputs) V OL
Hi Z
t RAC
"H" or "L"
SPT03043
Read Cycle
Semiconductor Group
11
1998-10-01
HYB 5118165BSJ/BST-50/-60 HYB 3118165BSJ/BST-50/-60 1M x 16 EDO-DRAM
t RC t RAS VIH
RAS
t RP
VIL t CSH t RCD
UCAS LCAS
t RSH t CAS
t CRP
VIH VIL t RAD t ASR VIH t ASC t CAH
t RAL t ASR
Column Row
Address
Row
VIL
t RAH t WCS
t CWL t WP t WCH t RWL
VIH
WE
VIL
VIH
OE
VIL t DS
I/O (Inputs)
t DH
VIH
Valid Data IN
VIL
Hi Z
VOH I/O (Outputs) V OL
"H" or "L"
SPT03044
Write Cycle (Early Write)
Semiconductor Group
12
1998-10-01
HYB 5118165BSJ/BST-50/-60 HYB 3118165BSJ/BST-50/-60 1M x 16 EDO-DRAM
t RC t RAS VIH
RAS
t RP
VIL t CSH t RCD
UCAS LCAS
t RSH t CAS
t CRP
VIH VIL t RAD t ASR VIH t ASC t CAH
t RAL t ASR
Column Row
Address
Row
VIL
t RAH
t CWL t RWL t WP
VIH
WE
VIL t OEH VIH
OE
VIL t DZO t DZC
I/O (Inputs)
t ODD t DS
t DH
VIH
Valid Data
VIL t CLZ t OEA VOH t OEZ
I/O (Outputs) V OL
Hi Z
Hi Z
"H" or "L"
SPT03045
Write Cycle (OE Controlled Write)
Semiconductor Group
13
1998-10-01
HYB 5118165BSJ/BST-50/-60 HYB 3118165BSJ/BST-50/-60 1M x 16 EDO-DRAM
t RWC t RAS VIH
RAS
VIL t CSH t RSH t RCD
UCAS LCAS
t RP t CAS t CRP
VIH VIL t ASR VIH t RAH t ASC
Column
t CAH t ASR
Row
Address
Row
VIL t RAD t AWD t CWD t RWD VIH
WE
t CWL t RWL t WP
VIL t RCS
t AA t OEA t OEH
VIH
OE
VIL
t DZC t DZO
t DS t DH
Valid Data IN
I/O (Inputs)
VIH VIL t CAC t CLZ t ODD t OEZ
Data OUT
VOH I/O (Outputs) V OL t RAC
"H" or "L"
SPT03046
Read-Write (Read-Modify-Write) Cycle
Semiconductor Group
14
1998-10-01
HYB 5118165BSJ/BST-50/-60 HYB 3118165BSJ/BST-50/-60 1M x 16 EDO-DRAM
t RAS t RCD VIH
RAS
t RHCP
VIL t HPC t CRP
UCAS LCAS
t RP t CP t CAS t RSH t CAS t CRP
t CAS
VIH VIL t CSH t ASR VIH t RAH t ASC
Column 1
t CAH t ASC
t RAL t CAH t CAH t ASC
Column N
Address
Row
Column 2
VIL t RAD t RCS VIH
WE
t RRH
t RCH
VIL t OES t OEA VIH
OE
t CAC t AA t CPA
t CAC t AA t CPA t OFF
VIL t RAC t AA t CAC t CLZ
I/O (Output) V OL
t COH
Data OUT 1
t COH
Data OUT 2
t OEZ
Data OUT N
VOH
"H" or "L"
SPT03056
Hyper Page Mode (EDO) Read Cycle
Semiconductor Group
15
1998-10-01
HYB 5118165BSJ/BST-50/-60 HYB 3118165BSJ/BST-50/-60 1M x 16 EDO-DRAM
t RAS t RCD VIH
RAS
t RHCP
VIL t HPC t CRP
UCAS LCAS
t RP t CP t CAS t RSH t CAS t CRP
t CAS
VIH VIL t CSH t ASR VIH t RAH t ASC t CAH t ASC t CAH t ASC t RAL t CAH
Address
VIL
Row Address
Column 1
Column 2
Column N
t RAD t WCS t CWL t WCH t WP VIH
WE
t RWL t WCS t CWL t WCH t WP t WCS t CWL t WCH t WP
VIL VIH
OE
VIL t DH t DS
I/O (Input)
t DH t DS
Data IN 2
t DH t DS
Data IN N
VIH
Data IN 1
VIL
"H" or "L"
SPT03057
Hyper Page Mode (EDO) Early Write Cycle
Semiconductor Group
16
1998-10-01
HYB 5118165BSJ/BST-50/-60 HYB 3118165BSJ/BST-50/-60 1M x 16 EDO-DRAM
t RAS VIH
RAS
VIL t CSH t CP t RCD
UCAS LCAS
t RP t PRWC t CAS t CAS t RSH t CRP t CAS
VIH VIL t ASR VIH t RAD t RAH t ASC
Row
t CAH
t CAH t ASC
Column
t RAL t CAH t ASC
Column
t ASR
Row
Address
Column
VIL t RWD t CWD t RCS VIH
WE
t CWL
t CPWD t CWD
t CWL
t CPWD t CWD
t RWL t CWL
VIL t AA
t AWD t OEA t OEH t WP
t AWD t OEA t OEH t WP
t AWD t OEA t WP t OEH
VIH
OE
VIL t DZC t DZO VIH I/O (Inputs) V IL t CAC t RAC VOH I/O (Outputs) V
OL
t CLZ
t CLZ t ODD t DZC
Data IN
t CLZ t CPA
t CPA
t ODD
Data IN
t DZC
t ODD
Data IN
t DH t DS t OEZ
Data OUT
t DH t AA t DS
t CAC t AA t OEZ
Data OUT
t DH t DS
t OEZ
Data OUT
"H" or "L"
SPT03049
Hyper Page Mode (EDO) Late Write and Read-Modify-Write Cycle
Semiconductor Group
17
1998-10-01
HYB 5118165BSJ/BST-50/-60 HYB 3118165BSJ/BST-50/-60 1M x 16 EDO-DRAM
t RC t RAS VIH
RAS
t RP
VIL t CRP t RPC
UCAS LCAS
VIH VIL VIH t ASR t RAH t ASR
Row Row
Address
VIL VOH I/O (Outputs) V OL
Hi Z
"H" or "L"
SPT03050
RAS-only Refresh Cycle
Semiconductor Group
18
1998-10-01
HYB 5118165BSJ/BST-50/-60 HYB 3118165BSJ/BST-50/-60 1M x 16 EDO-DRAM
t RC t RP VIH
RAS
t RAS
t RP
VIL t RPC t CP t CSR
UCAS LCAS
t CHR
t RPC
t CRP
VIH VIL t WRH t WRP VIH
WE
VIL VIH
OE
VIL t ODD
I/O (Inputs)
VIH VIL t CDD t OEZ
I/O (Outputs) V OL
VOH t OFF
Hi Z
"H" or "L"
SPT03051
CAS-before-RAS Refresh Cycle
Semiconductor Group
19
1998-10-01
HYB 5118165BSJ/BST-50/-60 HYB 3118165BSJ/BST-50/-60 1M x 16 EDO-DRAM
t RC t RP t RAS t RAS
t RC t RP
VIH
RAS
VIL
t RCD t RSH t CHR t CRP VIH VIL t RAD t ASC t RAH t ASR VIH t CAH
Row Column
UCAS LCAS
t WRP t WRH t ASR
Row
Address
VIL VIH
WE
t RCS
t RRH
VIL t AA t OEA VIH
OE
VIL
t DZC t DZO
t CDD t ODD
I/O (Inputs)
VIH VIL t CLZ t RAC VOH
Valid Data OUT
t CAC t OEZ
t OFF
I/O (Outputs) V OL
Hi Z
"H" or "L"
SPT03053
Hidden Refresh Cycle (Read)
Semiconductor Group
20
1998-10-01
HYB 5118165BSJ/BST-50/-60 HYB 3118165BSJ/BST-50/-60 1M x 16 EDO-DRAM
t RC t RAS VIH
RAS
t RC t RP t RAS t RP
VIL t RCD
UCAS LCAS
t RSH
t CHR
t CRP
VIH VIL t RAD t ASC t RAH t ASR VIH t CAH
Row Column
t ASR
Row
Address
VIL
t WCS t WCH t WP t WRH t WRP
VIH
WE
VIL t DS t DH
I/O (Input)
VIN
Valid Data
VIL
Hi Z
VOH I/O (Output) V OL
"H" or "L"
SPT03054
Hidden Refresh Cycle (Early Write)
Semiconductor Group
21
1998-10-01
HYB 5118165BSJ/BST-50/-60 HYB 3118165BSJ/BST-50/-60 1M x 16 EDO-DRAM
Read Cycle
VIH
RAS
t RAS
t RP
VIL t CHR t CSR
UCAS LCAS
t RSH t CP t CAS t RAL t CAH t ASC t ASR
Row
VIH VIL
VIH
Address Column
VIL VIH
WE
t WRP
t AA t CAC t OEA
t RRH
VIL VIH
OE
t WRH
t RCS
t RCH
VIL t DZC
I/O (Inputs)
t CDD t ODD t DZO t CLZ t OFF t OEZ
Data OUT
VIH VIL
I/O (Outputs) V OL
VOH t WCS t WRP t RWL t CWL t WCH t WRH VIH t DH
Write Cycle
VIH
WE
VIL
OE
VIL t DS
I/O (Inputs)
VIH
Data IN
VIL
Hi Z
VOH I/O (Outputs) V OL
"H" or "L"
SPT03055
CAS-before-RAS Refresh Counter Test Cycle Semiconductor Group 22 1998-10-01
HYB 5118165BSJ/BST-50/-60 HYB 3118165BSJ/BST-50/-60 1M x 16 EDO-DRAM
Package Outlines Plastic Package P-SOJ-42-1 (SMD) (400mil) (Plastic small outline J-leaded)
Sorts of Packing Package outlines for tubes, trays etc. are contained in our Data Book "Package Information". SMD = Surface Mounted Device Semiconductor Group 23
Dimensions in mm 1998-10-01
GPJ05853
HYB 5118165BSJ/BST-50/-60 HYB 3118165BSJ/BST-50/-60 1M x 16 EDO-DRAM
Plastic Package P-TSOPII-50/44-1 (400 mil) (SMD) (Plastic Thin Small Outline Package (Type II))
0.10.05 1 0.05
155 10.160.13 2)
0.8 155 24x 0.8 = 19.2
3) 0.4 +0.05 -0.1
0.15 +0.06 -0.03
0.5 0.1 11.76 0.2
0.1 50x 0.2 M 50x
50
40 36
26
6 max
1
11 15 2.5 max 20.950.13 1)
25
GPX05958
Index Marking
1) 2)
Does not include plastic or metal protrusion of 0.15 max per side Does not include plastic protrusion of 0.25 max per side 3) Does not include dambar protrusion of 0.13 max per side
Sorts of Packing Package outlines for tubes, trays etc. are contained in our Data Book "Package Information". SMD = Surface Mounted Device Semiconductor Group 24
Dimensions in mm 1998-10-01


▲Up To Search▲   

 
Price & Availability of HYB5118165BST-60

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X